]> git.itanic.dy.fi Git - linux-stable/commitdiff
drm/i915/display: Rename POWER_DOMAIN_DPLL_DC_OFF to POWER_DOMAIN_DC_OFF
authorJosé Roberto de Souza <jose.souza@intel.com>
Wed, 20 Oct 2021 00:35:57 +0000 (17:35 -0700)
committerJosé Roberto de Souza <jose.souza@intel.com>
Wed, 20 Oct 2021 20:30:21 +0000 (13:30 -0700)
This power domain to disable DC states will be used in places outside
of DPLL, so making the name more generic.

Cc: Radhakrishna Sripada <radhakrishna.sripada@intel.com>
Cc: Imre Deak <imre.deak@intel.com>
Signed-off-by: José Roberto de Souza <jose.souza@intel.com>
Reviewed-by: Caz Yokoyama <caz.yokoyama@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20211020003558.222198-1-jose.souza@intel.com
drivers/gpu/drm/i915/display/intel_display_power.c
drivers/gpu/drm/i915/display/intel_display_power.h
drivers/gpu/drm/i915/display/intel_dpll_mgr.c

index d88da0d0f05ac7aa9e4b76668065862d98cf8a37..6637760d24e0c77adb617e813694166f8759355f 100644 (file)
@@ -155,8 +155,8 @@ intel_display_power_domain_str(enum intel_display_power_domain domain)
                return "MODESET";
        case POWER_DOMAIN_GT_IRQ:
                return "GT_IRQ";
-       case POWER_DOMAIN_DPLL_DC_OFF:
-               return "DPLL_DC_OFF";
+       case POWER_DOMAIN_DC_OFF:
+               return "DC_OFF";
        case POWER_DOMAIN_TC_COLD_OFF:
                return "TC_COLD_OFF";
        default:
@@ -2803,7 +2803,7 @@ intel_display_power_put_mask_in_set(struct drm_i915_private *i915,
        ICL_PW_2_POWER_DOMAINS |                        \
        BIT_ULL(POWER_DOMAIN_MODESET) |                 \
        BIT_ULL(POWER_DOMAIN_AUX_A) |                   \
-       BIT_ULL(POWER_DOMAIN_DPLL_DC_OFF) |                     \
+       BIT_ULL(POWER_DOMAIN_DC_OFF) |                  \
        BIT_ULL(POWER_DOMAIN_INIT))
 
 #define ICL_DDI_IO_A_POWER_DOMAINS (                   \
index 0612e4b6e3c8137a2edcb50d975bdf83853001f7..d54b7574ed373e2144b73064fe24c3bb46017cd9 100644 (file)
@@ -117,7 +117,7 @@ enum intel_display_power_domain {
        POWER_DOMAIN_GMBUS,
        POWER_DOMAIN_MODESET,
        POWER_DOMAIN_GT_IRQ,
-       POWER_DOMAIN_DPLL_DC_OFF,
+       POWER_DOMAIN_DC_OFF,
        POWER_DOMAIN_TC_COLD_OFF,
        POWER_DOMAIN_INIT,
 
index ca69b67bbc2316aa9d6fe9a3d25ac4361cbce120..fc8fda77483ab31eed8c59882e51e565b58ada92 100644 (file)
@@ -3741,7 +3741,7 @@ static void combo_pll_enable(struct drm_i915_private *dev_priv,
                 * domain.
                 */
                pll->wakeref = intel_display_power_get(dev_priv,
-                                                      POWER_DOMAIN_DPLL_DC_OFF);
+                                                      POWER_DOMAIN_DC_OFF);
        }
 
        icl_pll_power_enable(dev_priv, pll, enable_reg);
@@ -3848,7 +3848,7 @@ static void combo_pll_disable(struct drm_i915_private *dev_priv,
 
        if (IS_JSL_EHL(dev_priv) &&
            pll->info->id == DPLL_ID_EHL_DPLL4)
-               intel_display_power_put(dev_priv, POWER_DOMAIN_DPLL_DC_OFF,
+               intel_display_power_put(dev_priv, POWER_DOMAIN_DC_OFF,
                                        pll->wakeref);
 }
 
@@ -4232,7 +4232,7 @@ static void readout_dpll_hw_state(struct drm_i915_private *i915,
        if (IS_JSL_EHL(i915) && pll->on &&
            pll->info->id == DPLL_ID_EHL_DPLL4) {
                pll->wakeref = intel_display_power_get(i915,
-                                                      POWER_DOMAIN_DPLL_DC_OFF);
+                                                      POWER_DOMAIN_DC_OFF);
        }
 
        pll->state.pipe_mask = 0;