]> git.itanic.dy.fi Git - linux-stable/commitdiff
PCI/ASPM: Use FIELD_GET/PREP() to access PCIe capability fields
authorIlpo Järvinen <ilpo.jarvinen@linux.intel.com>
Fri, 15 Sep 2023 15:57:47 +0000 (18:57 +0300)
committerBjorn Helgaas <bhelgaas@google.com>
Tue, 10 Oct 2023 21:03:51 +0000 (16:03 -0500)
Replace open-coded variants to access PCIe capability registers fields
with FIELD_GET/PREP().

Link: https://lore.kernel.org/r/20230915155752.84640-3-ilpo.jarvinen@linux.intel.com
Signed-off-by: Ilpo Järvinen <ilpo.jarvinen@linux.intel.com>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
drivers/pci/pcie/aspm.c

index 1bf630059264478640c92ef9dc2ba61712b122fa..06f175d8dee575773c670a07f37cf033ca4e0d1c 100644 (file)
@@ -7,6 +7,7 @@
  * Copyright (C) Shaohua Li (shaohua.li@intel.com)
  */
 
+#include <linux/bitfield.h>
 #include <linux/kernel.h>
 #include <linux/math.h>
 #include <linux/module.h>
@@ -267,7 +268,7 @@ static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
 /* Convert L0s latency encoding to ns */
 static u32 calc_l0s_latency(u32 lnkcap)
 {
-       u32 encoding = (lnkcap & PCI_EXP_LNKCAP_L0SEL) >> 12;
+       u32 encoding = FIELD_GET(PCI_EXP_LNKCAP_L0SEL, lnkcap);
 
        if (encoding == 0x7)
                return (5 * 1000);      /* > 4us */
@@ -285,7 +286,7 @@ static u32 calc_l0s_acceptable(u32 encoding)
 /* Convert L1 latency encoding to ns */
 static u32 calc_l1_latency(u32 lnkcap)
 {
-       u32 encoding = (lnkcap & PCI_EXP_LNKCAP_L1EL) >> 15;
+       u32 encoding = FIELD_GET(PCI_EXP_LNKCAP_L1EL, lnkcap);
 
        if (encoding == 0x7)
                return (65 * 1000);     /* > 64us */
@@ -371,11 +372,11 @@ static void pcie_aspm_check_latency(struct pci_dev *endpoint)
        link = endpoint->bus->self->link_state;
 
        /* Calculate endpoint L0s acceptable latency */
-       encoding = (endpoint->devcap & PCI_EXP_DEVCAP_L0S) >> 6;
+       encoding = FIELD_GET(PCI_EXP_DEVCAP_L0S, endpoint->devcap);
        acceptable_l0s = calc_l0s_acceptable(encoding);
 
        /* Calculate endpoint L1 acceptable latency */
-       encoding = (endpoint->devcap & PCI_EXP_DEVCAP_L1) >> 9;
+       encoding = FIELD_GET(PCI_EXP_DEVCAP_L1, endpoint->devcap);
        acceptable_l1 = calc_l1_acceptable(encoding);
 
        while (link) {
@@ -446,22 +447,24 @@ static void aspm_calc_l12_info(struct pcie_link_state *link,
        u32 pl1_2_enables, cl1_2_enables;
 
        /* Choose the greater of the two Port Common_Mode_Restore_Times */
-       val1 = (parent_l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
-       val2 = (child_l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
+       val1 = FIELD_GET(PCI_L1SS_CAP_CM_RESTORE_TIME, parent_l1ss_cap);
+       val2 = FIELD_GET(PCI_L1SS_CAP_CM_RESTORE_TIME, child_l1ss_cap);
        t_common_mode = max(val1, val2);
 
        /* Choose the greater of the two Port T_POWER_ON times */
-       val1   = (parent_l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
-       scale1 = (parent_l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
-       val2   = (child_l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
-       scale2 = (child_l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
+       val1   = FIELD_GET(PCI_L1SS_CAP_P_PWR_ON_VALUE, parent_l1ss_cap);
+       scale1 = FIELD_GET(PCI_L1SS_CAP_P_PWR_ON_SCALE, parent_l1ss_cap);
+       val2   = FIELD_GET(PCI_L1SS_CAP_P_PWR_ON_VALUE, child_l1ss_cap);
+       scale2 = FIELD_GET(PCI_L1SS_CAP_P_PWR_ON_SCALE, child_l1ss_cap);
 
        if (calc_l12_pwron(parent, scale1, val1) >
            calc_l12_pwron(child, scale2, val2)) {
-               ctl2 |= scale1 | (val1 << 3);
+               ctl2 |= FIELD_PREP(PCI_L1SS_CTL2_T_PWR_ON_SCALE, scale1) |
+                       FIELD_PREP(PCI_L1SS_CTL2_T_PWR_ON_VALUE, val1);
                t_power_on = calc_l12_pwron(parent, scale1, val1);
        } else {
-               ctl2 |= scale2 | (val2 << 3);
+               ctl2 |= FIELD_PREP(PCI_L1SS_CTL2_T_PWR_ON_SCALE, scale2) |
+                       FIELD_PREP(PCI_L1SS_CTL2_T_PWR_ON_VALUE, val2);
                t_power_on = calc_l12_pwron(child, scale2, val2);
        }
 
@@ -477,7 +480,9 @@ static void aspm_calc_l12_info(struct pcie_link_state *link,
         */
        l1_2_threshold = 2 + 4 + t_common_mode + t_power_on;
        encode_l12_threshold(l1_2_threshold, &scale, &value);
-       ctl1 |= t_common_mode << 8 | scale << 29 | value << 16;
+       ctl1 |= FIELD_PREP(PCI_L1SS_CTL1_CM_RESTORE_TIME, t_common_mode) |
+               FIELD_PREP(PCI_L1SS_CTL1_LTR_L12_TH_VALUE, value) |
+               FIELD_PREP(PCI_L1SS_CTL1_LTR_L12_TH_SCALE, scale);
 
        /* Some broken devices only support dword access to L1 SS */
        pci_read_config_dword(parent, parent->l1ss + PCI_L1SS_CTL1, &pctl1);